



Order

Now









ZHCSD53F - MARCH 2013 - REVISED JANUARY 2017

#### LP38798 800mA 超低噪声、 高 PSRR LDO

#### 特性 1

宽运行输入电压范围: 3V 至 20V

INSTRUMENTS

Texas

- 超低输出噪声: 5µV<sub>RMS</sub> (10Hz 至 100kHz)
- 高电源抑制比 (PSRR): 10kHz 频率时为 90dB, 100kHz 频率时为 60dB
- 输出电压初始精度为 ±1% (T<sub>1</sub> = 25℃) •
- 超低压降: 800mA 时为 200mV (典型值) •
- 与陶瓷或者钽质输出电容器一起工作时保持稳定 .
- 出色的线路和负载瞬态响应
- 具有限流和过热保护
- 使用 LP38798 并借助 WEBENCH<sup>®</sup> 电源设计器创 • 建定制设计方案

## 2 应用

- RF 电源: PLL、VCO、混频器、LNA
- 电信基础设施
- 无线基础设施
- 超低噪声仪表
- 精密电源
- 高精度高速数据转换器

## 3 说明

LP38798-ADJ 是一款高性能、低噪声的 LDO, 可提供 高达 800mA 的输出电流。LP38798-ADJ 的设计满足 敏感射频/模拟电路的要求,它采用基于先进 CMOS 工 艺的新型线性拓扑技术,可在不同的开关电源频率下提 供超低输出噪声和高 PSRR。LP38798SD-ADJ 与陶瓷 和钽输出电容器一起工作时均可保持稳定,最小仅需 1µF 的输出电容即可保证稳定。

LP38798-ADJ 可在宽输入电压范围(3V 至 20V)内 工作,非常适合多种后级调节 应用。

#### 器件信息(1)

| 器件型号    | 封装        | 封装尺寸(标称值)       |  |  |  |
|---------|-----------|-----------------|--|--|--|
| LP38798 | WSON (12) | 4.00mm x 4.00mm |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。

简化原理图





8

9

11

11.1

11.2 11.3

11.4

| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   |                                    |
| 3 | 说明   |                                    |
| 4 | 修订   | 历史记录 2                             |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Typical Characteristics 7          |
| 7 | Deta | ailed Description 14               |
|   | 7.1  | Overview 14                        |
|   | 7.2  | Functional Block Diagram 14        |
|   | 7.3  | Feature Description 14             |
|   | 7.4  | Device Functional Modes 15         |
|   | 7.5  | Programming 16                     |

Changes from Povision E (August 2016) to Povision E

#### 修订历史记录 4

2

| Changes nom Revision L (August 2010) to Revision 1                                                                         | raye   |
|----------------------------------------------------------------------------------------------------------------------------|--------|
| • 创建的修订版 F,并向数据表中添加了 WEBENCH 链接                                                                                            | 1      |
| Changes from Revision D (June 2016) to Revision E                                                                          | Page   |
| <ul> <li>已更改更改了数据表标题并更新了列表应用标准</li> <li>已更改更改了中第一个句子的措辞说明</li> </ul>                                                       | 1<br>1 |
| Changes from Revision C (June2016) to Revision D                                                                           | Page   |
| Added 1.2 V row to Table 1                                                                                                 | 16     |
| • Changed "Value for R2 = 12.9 k $\Omega$ and 100 k $\Omega$ " to "R2 = 12.9 k $\Omega$ minimum to 100 k $\Omega$ maximum" | 19     |
| <ul> <li>Changed "value of 13.3 kΩ" to "value of 15 kΩ for R2"</li> </ul>                                                  | 19     |
| Changed "for R1 is" to "needed for R1 to provide an output voltage of 5 V is"                                              | 19     |
| Changes from Revision B (December 2014) to Revision C                                                                      | Page   |
| • 已更改 将第 1 页中的"线性稳压器"更改为"LDO";在参考设计顶部添加了图标                                                                                 | 1      |
| • Changed Handling Ratings table to ESD Ratings table; move storage temperature to Abs Max table                           | 4      |
| • 已添加添加了社区资源链接                                                                                                             | 21     |
|                                                                                                                            |        |

### Changes from Revision A (May 2013) to Revision B

已添加 器件信息表和处理额定值表,特性 描述、器件功能模式、应用和实施、电源相关建议、布局、器件和文档支持 

EXAS

Application and Implementation ...... 17 8.1 Application Information...... 17 

Power Supply Recommendations ...... 20 10 Layout...... 20 10.1 Layout Guidelines ...... 20 10.2 Layout Example ..... 20 10.3 Thermal Considerations ...... 20 10.4 Estimating the Junction Temperature ...... 20 器件和文档支持 ...... 21

器件支持...... 21

文档支持......21

接收文档更新通知 ...... 21 社区资源...... 21

11.5 商标...... 21 11.6 静电放电警告...... 21 12 机械、封装和可订购信息...... 22

www.ti.com.cn

Dago

Page



## 5 Pin Configuration and Functions



Connect WSON DAP to GND at Pins 6 and 7.

#### **Pin Functions**

| PIN         |         | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                         |  |
|-------------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NUMBER      | NAME    | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1, 2        | IN      | Ι   | Device unregulated input voltage pins. Connect pins together at the package.                                                                                                                                                                                                                                                                                                        |  |
| 3           | IN(CP)  | Ι   | Charge pump input voltage pin. Connect directly to pins 1 and 2 at the package.                                                                                                                                                                                                                                                                                                     |  |
| 4           | СР      | 0   | Charge pump output. See <i>Charge Pump</i> section in <i>Application and Implementation</i> for more information.                                                                                                                                                                                                                                                                   |  |
| 5           | EN      | Ι   | Enable pin. This pin has an internal pullup to turn the LDO output on by default. A logic low level turns the LDO output Off, and reduce the operating current of the device. See <i>Enable Input Operation</i> section in <i>Application and Implementation</i> for more information.                                                                                              |  |
| 6           | GND(CP) | _   | Device charge pump ground pin.                                                                                                                                                                                                                                                                                                                                                      |  |
| 7           | GND     | _   | Device analog ground pin.                                                                                                                                                                                                                                                                                                                                                           |  |
| 8           | FB      | i   | Feedback pin for programming the output voltage.                                                                                                                                                                                                                                                                                                                                    |  |
| 9           | SET     | I/O | Reference voltage output, and noise filter input. A feedback resistor divider network from this pin to FB and GND will set the output voltage of the device.                                                                                                                                                                                                                        |  |
| 10          | OUT(FB) | Ι   | OUT buffer feedback input pin. Connect directly to pins 11 and 12 at the package.                                                                                                                                                                                                                                                                                                   |  |
| 11, 12      | OUT     | 0   | Device regulated output voltage pins. Connect pins together at the package.                                                                                                                                                                                                                                                                                                         |  |
| Exposed Pad | DAP     |     | The exposed die attach pad on the bottom of the package must be connected to a copper thermal pad on the PCB at ground potential. Connect to ground potential or leave floating. Do not connect to any potential other than the same ground potential seen at device pins 6 (GND(CP)) and 7 (GND). See <i>Thermal Considerations</i> section in <i>Layout</i> for more information. |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                         | MIN  | MAX                   | UNIT |
|-----------------------------------------|------|-----------------------|------|
| V <sub>IN</sub> , V <sub>IN(CP)</sub>   | -0.3 | 22                    | V    |
| V <sub>OUT</sub> , V <sub>OUT(FB)</sub> | -0.3 | V <sub>IN</sub> + 0.3 | V    |
| V <sub>SET</sub>                        | -0.3 | V <sub>IN</sub> + 0.3 | V    |
| V <sub>FB</sub>                         | -0.3 | V <sub>IN</sub> + 0.3 | V    |
| V <sub>EN</sub>                         | -0.3 | 6                     | V    |
| Power dissipation <sup>(2)</sup>        |      | Internally Limited    |      |
| I <sub>OUT</sub> (Survival)             |      | Internally Limited    |      |
| Storage temperature, T <sub>stg</sub>   | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The value of R<sub>0JA</sub> for the WSON package is dependent on PCB copper area, copper thickness, the number of copper layers in the PCB, and the number of thermal vias under the exposed thermal pad (DAP). Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator may go into thermal shutdown. See *Thermal Considerations*.

#### 6.2 ESD Ratings

|                 |      |                         |                                                                          | VALUE | UNIT |
|-----------------|------|-------------------------|--------------------------------------------------------------------------|-------|------|
|                 |      |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>        | ±2000 |      |
| V <sub>(i</sub> | ESD) | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22- $C101^{(2)}$ | ±250  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                                      | MIN | MAX                 | UNIT |
|--------------------------------------|-----|---------------------|------|
| Input voltage, V <sub>IN</sub>       | 3   | 20                  | V    |
| Output voltage, V <sub>OUT</sub>     | 1.2 | $(V_{IN} - V_{DO})$ | V    |
| Enable voltage, V <sub>EN</sub>      | 0   | 5                   | V    |
| Junction temperature, T <sub>J</sub> | -40 | 125                 | °C   |

#### 6.4 Thermal Information

|                       |                                              | LP38798    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DNT (WSON) | UNIT |
|                       |                                              | 12 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 35.4       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 29.4       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 12.6       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.2        | °C/W |
| ΨJB                   | Junction-to-board characterization parameter | 12.8       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.6        | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

#### 6.5 Electrical Characteristics

Unless otherwise stated the following conditions apply:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{SET} = 5 \text{ V}$ ,  $C_{CP} = 10 \text{ nF X7R}$ ,  $C_{IN} = 10 \mu\text{F}$ , 50-m $\Omega$  tantalum,  $C_{OUT} = 10 \mu\text{F} \text{ X7R}$  MLCC,  $I_{OUT} = 10 \text{ mA}$ , and  $T_J = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

|                                          | PARAMETER                           | TEST CONDITIONS                                                                 | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |
|------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|
| V <sub>FB</sub>                          | Feedback voltage                    | $V_{IN} = 5.5 V$<br>$T_J = 25^{\circ}C$                                         | 1.188              | 1.2                | 1.212              | V    |
|                                          | ũ                                   | $5.5 \text{ V} \le \text{V}_{\text{IN}} \le 20 \text{ V}$                       | 1.176              | 1.2                | 1.224              |      |
| V <sub>OS</sub>                          | V <sub>OUT</sub> – V <sub>SET</sub> |                                                                                 | 0                  | 3.5                | 16                 | mV   |
| I <sub>FB</sub>                          | Feedback pin current                | V <sub>FB</sub> = 1.2 V                                                         |                    | 0                  | 1                  | μA   |
|                                          |                                     | V <sub>IN</sub> = 3 V, V <sub>SET</sub> = 2.5 V                                 |                    | 46                 |                    |      |
| I <sub>SET</sub>                         | SET pin internal current<br>sink    | V <sub>IN</sub> = 5.5 V, V <sub>SET</sub> = 5 V                                 | 25.2               | 52                 | 67.8               | μA   |
|                                          | Sink                                | V <sub>IN</sub> = 12.5 V, V <sub>SET</sub> = 12 V                               |                    | 71                 |                    |      |
| ${\Delta V_{OUT}}  /  {\Delta V_{IN}}$   | Line regulation <sup>(3)</sup>      | $5.5 \text{ V} \le \text{V}_{IN} \le 20 \text{ V}$<br>$I_{OUT} = 10 \text{ mA}$ |                    | 0.005              |                    | %/V  |
| ΔV <sub>OUT</sub> /<br>ΔΙ <sub>ΟUT</sub> | Load regulation <sup>(4)</sup>      | $V_{IN} = 5.5 V$<br>10 mA $\leq I_{OUT} \leq 800 mA$                            |                    | -0.2               |                    | %/A  |
| $V_{DO}$                                 | Dropout voltage <sup>(5)</sup>      | I <sub>OUT</sub> = 800 mA                                                       |                    | 200                | 420                | mV   |
| UVLO                                     | Undervoltage lock-out               | V <sub>IN</sub> Rising until output is On                                       | 2.47               | 2.65               | 2.83               | V    |
| ∆UVLO                                    | UVLO hysteresis                     | V <sub>IN</sub> Falling from > UVLO threshold until<br>output is Off            |                    | 180                |                    | mV   |
|                                          | <b>o i i</b> (6)                    | I <sub>OUT</sub> = 800 mA                                                       |                    | 1.4                | 2.25               | mA   |
| I <sub>GND</sub>                         | Ground pin current <sup>(6)</sup>   | V <sub>IN</sub> = 20 V, I <sub>OUT</sub> = 800 mA                               |                    | 1.6                | 2.51               |      |
|                                          | Ground pin current,                 | I <sub>OUT</sub> = 0 mA                                                         |                    | 1.4                | 2.1                | mA   |
| l <sub>Q</sub>                           | quiescent <sup>(6)</sup>            | V <sub>IN</sub> = 20 V, I <sub>OUT</sub> = 0 mA                                 |                    | 1.5                | 2.2                |      |
|                                          | Ground pin current,                 | V <sub>EN</sub> = 0 V                                                           |                    | 9                  | 20                 |      |
| I <sub>SD</sub>                          | shutdown <sup>(6)</sup>             | V <sub>IN</sub> = 20 V, V <sub>EN</sub> = 0 V                                   |                    | 12                 | 40                 | μA   |
| I <sub>SC</sub>                          | Short-circuit current               | $R_{LOAD} = 0 \ \Omega$                                                         | 850                | 1200               | 1600               | mA   |
| A) /                                     |                                     |                                                                                 |                    | 2.8                |                    | V    |
| $\Delta V_{CP}$                          | $V_{CP} - V_{IN}$                   | V <sub>IN</sub> = 20 V                                                          |                    | 2.3                |                    | V    |
| t <sub>START</sub>                       | Start-up time                       | From $V_{EN} > V_{EN(ON)}$ to $V_{OUT} \ge 98\%$ of $V_{OUT(NOM)}$              |                    | 155                | 300                | μs   |
|                                          |                                     | V <sub>OUT</sub> = 1.2 V, f = 10 kHz                                            |                    | 110                |                    |      |
|                                          |                                     | V <sub>OUT</sub> = 5 V, f = 10 kHz                                              |                    | 90                 |                    | dB   |
|                                          | Power Supply Rejection              | V <sub>OUT</sub> = 1.2 V, f = 100 kHz                                           |                    | 90                 |                    |      |
| PSRR                                     | Ratio                               | V <sub>OUT</sub> = 5 V, f = 100 kHz                                             |                    | 60                 |                    |      |
|                                          |                                     | V <sub>OUT</sub> = 1.2 V, f = 1 MHz                                             |                    | 70                 |                    |      |
|                                          |                                     | V <sub>OUT</sub> = 5 V, f = 1 MHz                                               |                    | 60                 |                    |      |

(1) Minimum and maximum limits are ensured through test, design, or statistical correlation over the operating junction temperature (T<sub>1</sub>) range of -40°C to 125°C, unless otherwise stated.

Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only. (2)

(3)

(4)

Line Regulation: % change in  $V_{OUT(NOM)}$  for every 1V change in  $V_{IN}$ = ((  $\Delta V_{OUT} / V_{OUT(NOM)}$ ) /  $\Delta V_{IN}$ ) × 100% Load Regulation: % change in  $V_{OUT(NOM)}$  for every 1A change in  $I_{OUT}$  = ((  $\Delta V_{OUT} / V_{OUT(NOM)}$ ) /  $\Delta I_{OUT}$ ) × 100% Dropout voltage ( $V_{DO}$ ) is defined as the differential voltage measured between  $V_{OUT}$  and  $V_{IN}$  when  $V_{IN}$ , falling from  $V_{IN}$  =  $V_{OUT}$  + 1 V, causes  $V_{OUT}$  to drop 2% below the value measured with  $V_{IN}$  =  $V_{OUT}$  + 1 V. Dropout voltage specification does not apply when the (5) programmed output voltage is below the Minimum Operating Input Voltage.

Ground pin current is the sum of the current in both GND pins (pin 4 and pin 5) only, and does not include current from the SET pin. (6)



## **Electrical Characteristics (continued)**

Unless otherwise stated the following conditions apply:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{SET} = 5 \text{ V}$ ,  $C_{CP} = 10 \text{ nF X7R}$ ,  $C_{IN} = 10 \mu\text{F}$ , 50-m $\Omega$  tantalum,  $C_{OUT} = 10 \mu\text{F}$  X7R MLCC,  $I_{OUT} = 10 \text{ mA}$ , and  $T_J = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

|                            | PARAMETER                           | TEST CONDITIONS                                                                        | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT                |
|----------------------------|-------------------------------------|----------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|---------------------|
|                            |                                     | $V_{IN} = 3 V$ , $V_{OUT} = 1.2 V$<br>$C_{OUT} = 1 \mu F X7R$<br>BW = 10 Hz to 100 kHz |                    | 4.96               |                    |                     |
|                            |                                     | V <sub>IN</sub> = 3 V, V <sub>OUT</sub> = 1.2 V<br>BW = 10 Hz to 100 kHz               |                    | 5.21               |                    |                     |
|                            |                                     | V <sub>IN</sub> = 3 V, V <sub>OUT</sub> = 1.2 V<br>BW = 10 Hz to 10 MHz                |                    | 11.53              |                    | μV <sub>(RMS)</sub> |
| e <sub>N</sub>             | Output noise voltage (RMS)          |                                                                                        |                    | 5.38               |                    |                     |
|                            |                                     | V <sub>IN</sub> = 6 V, V <sub>OUT</sub> = 5 V<br>BW = 10 Hz to 100 kHz                 |                    | 5.43               |                    |                     |
|                            |                                     | V <sub>IN</sub> = 6 V, V <sub>OUT</sub> = 5 V<br>BW = 10 Hz to 10 MHz                  |                    | 11.58              |                    |                     |
| ENABLE                     | INPUT                               |                                                                                        |                    |                    |                    |                     |
| V <sub>EN(ON)</sub>        | Enable ON threshold voltage         | V <sub>EN</sub> rising from 500 mV until Output is ON                                  | 1.14               | 1.24               | 1.34               | V                   |
| $\Delta V_{EN}$            | Enable threshold voltage hysteresis | $V_{EN}$ falling from $V_{EN(ON)}$                                                     |                    | 110                |                    | mV                  |
| I <sub>EN(IL)</sub>        | EN pin pullup current               | V <sub>EN</sub> = 500 mV                                                               |                    | 2                  | 3                  |                     |
| I <sub>EN(IH)</sub>        | EN pin pullup current               | V <sub>EN</sub> = 2 V                                                                  |                    | 2                  | 3                  | μA                  |
| V <sub>EN(CLAM</sub><br>P) | Enable pin clamp voltage            | EN pin = Open                                                                          |                    | 5                  |                    | V                   |
| THERMAI                    | L SHUTDOWN                          |                                                                                        |                    |                    |                    |                     |
| T <sub>SD</sub>            | Thermal shutdown                    | Junction temperature (T <sub>J</sub> ) rising                                          |                    | 170                |                    |                     |
| $\Delta T_{SD}$            | Thermal shutdown<br>hysteresis      | Junction temperature $(T_J)$ falling from $T_{SD}$                                     |                    | 12                 |                    | °C                  |



## 6.6 Typical Characteristics

Unless otherwise specified:  $V_{IN}$  = 5.5 V,  $V_{OUT}$  = 5 V,  $I_{OUT}$  = 10 mA,  $C_{OUT}$  = 10 µF MLCC 16 V X7R, and  $T_J$  = 25°C.



LP38798 ZHCSD53F – MARCH 2013 – REVISED JANUARY 2017

www.ti.com.cn

## **Typical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_J = 25^{\circ}\text{C}$ .





#### **Typical Characteristics (continued)**



LP38798 ZHCSD53F – MARCH 2013 – REVISED JANUARY 2017

www.ti.com.cn

## **Typical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_J = 25^{\circ}\text{C}$ .





### **Typical Characteristics (continued)**



LP38798 ZHCSD53F – MARCH 2013 – REVISED JANUARY 2017



www.ti.com.cn

## **Typical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_J = 25^{\circ}\text{C}$ .





### **Typical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_{J} = 25^{\circ}\text{C}$ .



LP38798 ZHCSD53F – MARCH 2013 – REVISED JANUARY 2017



www.ti.com.cn

## 7 Detailed Description

### 7.1 Overview

The LP38798 is a positive voltage (20 V), ultra-low-noise (5  $\mu$ V<sub>RMS</sub>), low-dropout (LDO) regulator capable of supplying a well-regulated, low-noise voltage to an 800-mA load. The LP38798 uses an advanced design with a CMOS process to deliver ultra low output noise and high PSRR at switching power supply (SMPS) frequencies.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Noise Filter

Any noise at LP38798 SET pin is reduced by an internal passive, first order low-pass RC filter before it is passed to the output buffer stage. The low-pass filter has a –3-dB cut-off frequency of approximately 0.08 Hz.

To keep the low-pass filter from interfering with the output voltage rise time at start-up, a voltage comparator keeps the filter in a fast-charge mode while the output voltage ( $V_{OUT}$ ) is less than 99.5% of the SET pin voltage ( $V_{SET}$ ). When the rising  $V_{OUT}$  is within 0.5% of  $V_{SET}$  the fast-charge mode ends, and  $V_{OUT}$  will rise the final 0.5% based on the RC time constant ( $\tau = 2s$ ) of the filter.

Should V<sub>OUT</sub> be more than 2% above the V<sub>SET</sub> voltage, a voltage comparator will put the filter into the fast-charge mode to allow the filter to discharge and V<sub>OUT</sub> to fall a value closer to V<sub>SET</sub>. When the falling V<sub>OUT</sub> is within 2% of V<sub>SET</sub> the fast-charge mode ends, and V<sub>OUT</sub> will fall the final 2% based on the RC time constant ( $\tau = 2s$ ) of the filter.

If the input voltage has an extended rise time, the output voltage may exhibit a stair-case waveform as the fast-charge mode is activated and de-activated as  $V_{SET}$  rises with  $V_{IN}$ , and  $V_{OUT}$  follows. Once the  $V_{IN}$  has risen above the programmed  $V_{SET}$  voltage, and  $V_{OUT}$  is within 0.5% of  $V_{SET}$ , the stair-case behavior will end.



#### **Feature Description (continued)**

#### 7.3.2 Enable Input Operation

The Enable pin (EN) is pulled high internally by a 2  $\mu$ A (typical) current source from the IN pin, and internally clamped at 5 V (typical) by a zener. Pulling the EN pin low, by sinking the I<sub>EN</sub> current to ground, will turn the output off.

If the EN function is not needed the EN pin should be left open (floating). Do not connect the EN pin directly to  $V_{IN}$  if there is any possibility that  $V_{IN}$  might exceed 5.5 V (that is, EN pin AbsMax). If external pullup is required, the external current into the EN pin should be limited to no more than 10  $\mu$ A.

(1)

(3)

#### 7.3.3 Undervoltage Lockout (UVLO)

The LP38798 incorporates UVLO. The UVLO circuit monitors the input voltage and keeps the LP38798 disabled while a rising  $V_{IN}$  is less than 2.65 V (typical). The rising UVLO threshold is approximately 350 mV below the recommended minimum operating  $V_{IN}$  of 3 V.

#### 7.3.4 Output Current Limiting

The LP38798 incorporates active output current limiting. The threshold for the output current limiting is set well above the ensured output operating current such that it does not interfere with normal operation.

Note that output current limiting is provided as a safety feature and is outside the recommended operating conditions. Operation at the current limit is not recommended as the device junction temperature  $(T_J)$  will rise rapidly and operation will likely cross into thermal shutdown behavior.

#### 7.3.5 Thermal Shutdown

The LP38798 includes thermal protection that will shut-off the output current when activated by excessive device dissipation. Thermal shutdown ( $T_{SD}$ ) will occur when the junction temperature has risen to 170°C. The junction temperature must fall typically 12°C from the shutdown temperature for the output current to be restored. Junction temperature is calculated from the formula in Equation 2:

$$T_{J} = (T_{A} + (P_{D} \times R_{\theta JA}))$$
<sup>(2)</sup>

Where the power being dissipated, P<sub>D</sub>, is defined as:

$$\mathsf{P}_{\mathsf{D}} = ((\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}) \times \mathsf{I}_{\mathsf{OUT}})$$

NOTE

Thermal shutdown is provided as a safety feature and is outside the specified Operating Ratings temperature range. Operation with a junction temperature (T<sub>J</sub>) above 125°C is not recommended as the device behavior is not specified.

#### 7.4 Device Functional Modes

The LP38798 has two functional modes:

- 1. Enabled: When the EN pin voltage is above the  $V_{EN(ON)}$  threshold, and  $V_{IN}$  is above the UVLO threshold, the device is enabled.
- 2. Disabled: When the EN pin voltage is below the ( $V_{EN(ON)} + \Delta V_{EN}$ ) threshold, or  $V_{IN}$  is below the UVLO threshold, the device is disabled.

## 7.5 Programming

#### 7.5.1 Programming the Output Voltage

Current sourced from the SET pin, through R1 and R2, must be kept to less than 100  $\mu$ A. The minimum allowed value for R2 is 12.9 k $\Omega$ .

| $I_{SET} = V_{FB} / R2$                | (4) |
|----------------------------------------|-----|
| $R2_{MIN} = V_{FB(MAX)} / 100 \ \mu A$ | (5) |
| R2 <sub>MIN</sub> = 12.9 kΩ;           | (6) |

The values for R1 and R2 may be adjusted as needed to achieve the desired output voltage as long as the value for R2 is no less than 12.9 k $\Omega$ . The maximum recommended value for R2 is 100 k $\Omega$ .

Equation 7 is used to determine the output voltage:

$$V_{OUT} = (V_{FB} \times (1 + (R1 / R2))) + V_{OS}$$

(7)

(8)

Alternately, Equation 8 can be used to determine the appropriate R1 value for a given R2 value:

 $R1 = R2 \times (((V_{OUT}) / V_{FB}) - 1)$ 

Table 1 suggests some  $\pm 1\%$  values for R1 and R2 for a range of output voltages using the typical V<sub>FB</sub> value of 1.200V. This is not a definitive list, as other combinations exist that will provide similar, possibly better, performance.

|             | ,,      | •       | <u> </u>     |  |  |  |
|-------------|---------|---------|--------------|--|--|--|
| TARGET VOUT | R1      | R2      | TYPICAL VOUT |  |  |  |
| 1.2 V       | 0 Ω     | 15 kΩ   | 1.2 V        |  |  |  |
| 1.5 V       | 4.22 kΩ | 16.9 kΩ | 1.5 V        |  |  |  |
| 1.8 V       | 10.5 kΩ | 21 kΩ   | 1.8 V        |  |  |  |
| 2 V         | 10 kΩ   | 15 kΩ   | 2 V          |  |  |  |
| 2.5 V       | 16.2 kΩ | 15.0 kΩ | 2.496 V      |  |  |  |
| 3 V         | 21 kΩ   | 14 kΩ   | 3 V          |  |  |  |
| 3.3 V       | 23.2 kΩ | 13.3 kΩ | 3.293 V      |  |  |  |
| 5 V         | 47.5 kΩ | 15 kΩ   | 5 V          |  |  |  |

TEXAS INSTRUMENTS

www.ti.com.cn



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LP38798 is a high-performance linear regulator capable of supplying a well-regulated, low-noise voltage into an 800-mA load. The LP38798 can operate over a wide input voltage range (3 V to 20 V) making it well suited for many post-regulation applications.

#### 8.2 Typical Application: $V_{OUT} = 5 V$



Figure 40. Typical Application, V<sub>OUT</sub> = 5 V

#### 8.2.1 Design Requirements

| DESIGN PARAMETER | EXAMPLE VALUE |
|------------------|---------------|
| Input voltage    | 5.5 V, ±10%   |
| Output voltage   | 5. V, ±3.5%   |
| Output current   | 500 mA        |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LP39798 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance

- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Input Capacitor Recommendations

The LP38798 is designed and characterized for operation with a ceramic capacitor of 1  $\mu$ F, or greater, at the input. Note especially that the input capacitances must be located as near as practical to the IN pins

The minimum recommended input capacitance is 1  $\mu$ F, ceramic or tantalum. However, if the LP38798 is operating in conditions where input ripple, fast changes in the input voltage, or large changes in the load current demand are expected, a minimum input capacitance of 10  $\mu$ F is strongly recommended

Ceramic capacitor tolerance and variations due temperature and applied voltage must be considered when selecting a capacitor to assure the minimum input capacitance requirement is met over the intended operating range.

The input capacitor must be located as close as physically possible to the input pin and returned to a clean analog ground. Any good quality tantalum capacitor may be used, while a ceramic capacitor should be X5R or X7R rated with appropriate adjustments due to the loss of capacitance value from the applied DC voltage.

Attention must be given to the input capacitance value to minimize transient input voltage droop during load current steps at the OUT pin. Larger input capacitor values are necessary for good transient load response, and have no detrimental influence on the stability of the device. Note, however, that using large value ceramic input capacitances can also cause unwanted ringing at the output if the input capacitor, in combination with the trace inductance, creates a high-Q peaking effect during transients. Short, well-designed interconnect leads to the upstream supply minimize this effect without adding damping. Damping of unwanted ringing can be accomplished by using a tantalum capacitor, with a few hundred milli-ohms of ESR, in parallel with the ceramic input capacitor.

#### 8.2.2.3 Output Capacitor Recommendations

The LP38798 requires an output capacitance of at least 1  $\mu$ F, ceramic or tantalum; however, a minimum output capacitance of 10  $\mu$ F is strongly recommended if fast load transient conditions are expected. While the LP38798 is designed to work with Ceramic output capacitors, the output capacitor can be Ceramic, Tantalum, or a combination. The total output capacitance must be sized appropriately to handle any fast load current steps. Capacitance type, tolerance, ESR, as well as temperature and voltage characteristics, must be considered when selecting an output capacitor for the application.

Note especially that the output capacitances must be located as near as practical to the OUT pins.

Even though the LP38798 is stable with an output capacitance of 1  $\mu$ F to 10  $\mu$ F, a single output capacitor will generally not be able to provide the best PSRR performance across a wide frequency range. Multiple parallel capacitors, each with a different self-resonance frequency will provide better performance over a wider frequency range.

The LP38798 is characterized with a ceramic capacitor of 10  $\mu$ F, or greater, at the output. Noise performance is characterized using a single output capacitor of 10  $\mu$ F ±10%, 16V, X7R, 1206.

#### 8.2.2.4 Charge Pump

The charge pump is running when both the input voltage is above the UVLO threshold (2.65 V typical) and the EN pin voltage is above the  $V_{EN(ON)}$  threshold (1.24 V typical). The typical charge pump operating frequency is 3.5 MHz.

A low leakage 10 nF X7R storage capacitor is required between the CP pin and ground to store the energy required for gate drive of the internal NMOS pass device. Larger values of capacitance may slow start-up times, while smaller capacitance values may result in degraded dynamic performance.

Do not make any other connection to the CP pin. Loading this pin in any manner degrades regulator performance. No external biasing may be applied to, or derived from, this pin, as permanent damage to the internal charge pump circuitry may occur.



#### 8.2.2.5 Setting the Output Voltage

The output voltage is buffered from the SET pin. The output voltage is defined as:

 $V_{OUT} = V_{SET} = (V_{FB} \times (1 + (R1 / R2)))$ 

where

- $V_{FB} = 1.2 V$  (typical) ٠
- R2 = 12.9 k $\Omega$  minimum to 100 k $\Omega$  maximum

Selecting a standard 1% resistor value of 15 kΩ for R2, the resistor value needed for R1 to provide an output voltage of 5V is calculated from:

| $R1 = R2 \times ((V_{OUT} / V_{FB}) - 1)$                            | (10) |
|----------------------------------------------------------------------|------|
| R1 = $15 \text{ k}\Omega \times ((5 \text{ V} / 1.2 \text{ V}) - 1)$ | (11) |

 $R1 = 47.5 \text{ k}\Omega$ (12)

#### 8.2.2.6 Device Dissipation

Device power dissipation is defined as:

| $P_{D} = ((V_{IN} - V_{OUT}) \times I_{OUT})$                  | (13) |
|----------------------------------------------------------------|------|
| $P_{D} = ((5.5 \text{ V} - 5 \text{ V}) \times 0.5 \text{ A})$ | (14) |
| P <sub>D</sub> = 250 mW                                        | (15) |

Given 250 mW of device power dissipation, a maximum operating junction temperature (T<sub>J</sub>) of 125°C, and presuming a  $R_{\theta JA}$  of 35.4°C/W, the maximum ambient temperature (T<sub>A</sub>) is defined as:

| $T_{A(MAX)} = T_{J(MAX)} - (P_{D} \times R_{\theta JA})$                       | (16) |
|--------------------------------------------------------------------------------|------|
| $T_{A(MAX)} = (125^{\circ}C - (0.25 \text{ W} \times 35.4^{\circ}C/\text{W}))$ | (17) |
| $T_{A(MAX)} = 116^{\circ}C$                                                    | (18) |

#### 8.2.3 Application Curve



Figure 41. Start-Up Time

19

(9)



## 9 Power Supply Recommendations

The LP38798 device is designed to operate from an input voltage supply range of 3 V to 20 V. The input supply must be able to supply enough current to keep the input voltage from drooping during load transients and high load current. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

## 10 Layout

#### 10.1 Layout Guidelines

The dynamic performance of the LP38798 is dependent on the layout of the PCB. PCB layout practices that are adequate for typical LDOs may degrade the PSRR, noise, or transient performance of the LP38798.

Best performance is achieved by placing all of the components on the same side of the PCB as the LP38798, and as close as is practical to the LP38798 package. All component ground connections must be back to the LP38798 analog ground connection using as wide and short of a copper trace as is practical. The connection from the FB pin to the  $V_{SET}$  resistors must be as short as possible as the FB pin is a high impedance input. Any trace length on the FB pin acts as an antenna.

Connections using long trace lengths, narrow trace widths; avoid connections through vias, which add parasitic inductances and resistance that results in inferior performance especially during transient conditions.

A ground plane, either on the opposite side of a two-layer PCB, or embedded in a multi-layer PCB, is strongly recommended. This Ground Plane serves two purposes :

- 1. Provides a circuit reference plane to assure accuracy, and
- 2. Provides a thermal plane to remove heat from the LP38798 through thermal vias under the package DAP.

#### **10.2 Layout Example**



#### **10.3 Thermal Considerations**

The value of  $R_{\theta JA}$  for the 12-lead WSON package is specifically dependent on PCB copper area, copper thickness, the number of layers, and thermal vias under the exposed thermal pad (DAP). Refer to *A Guide to Board Layout for Best Thermal Resistance for Exposed Packages* for general guidelines for mounting packages with exposed thermal pads.

Exceeding the maximum allowable power dissipation defined by the final  $R_{\theta JA}$  will cause excessive die temperature, and the regulator may go into thermal shutdown.

#### **10.4 Estimating the Junction Temperature**

The EIA/JEDEC standard (JESD51-2) provides methodologies to estimate the junction temperature from external measurements ( $\Psi_{JB}$  references the temperature at the PCB, and  $\Psi_{JT}$  references the temperature at the top surface of the package) when operating under steady-state power dissipation conditions. These methodologies have been determined to be relatively independent of the copper thermal spreading area that may be attached to the package DAP when compared to the more typical  $R_{\theta JA}$ . Refer to *Semiconductor and IC Package Thermal Metrics*, for specifics.



11 器件和文档支持

11.1 器件支持

11.1.1 开发支持

### 11.1.1.1 使用 WEBENCH® 工具创建定制设计

单击此处,使用 LP39798 器件并借助 WEBENCH® 电源设计器创建定制设计方案。

- 1. 在开始阶段键入输出电压 (V<sub>IN</sub>)、输出电压 (V<sub>OUT</sub>) 和输出电流 (I<sub>OUT</sub>) 要求。
- 2. 使用优化器拨盘优化关键设计参数,如效率、封装和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他解决方案进行比较。

WEBENCH Power Designer 提供一份定制原理图以及罗列实时价格和组件可用性的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案导出至常用 CAD 格式
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com/WEBENCH。

### 11.2 文档支持

#### 11.2.1 相关文档

请参阅如下相关文档:

- 《AN-1187 无引线框架封装 (LLP)》(SNOA401)
- 《外露焊盘封装实现最佳热敏电阻特性的电路板布线指南》(SNVA183)

### 11.3 接收文档更新通知

要接收文档更新通知,请转至 ti.com 上您的器件的产品文件夹。请在右上角单击通知我 按钮进行注册,即可收到 产品信息更改每周摘要(如有)。有关更改的详细信息,请查看任意已修订文档的修订历史记录。

#### 11.4 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 11.5 商标

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.6 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

### 11.7 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

ZHCSD53F-MARCH 2013-REVISED JANUARY 2017



www.ti.com.cn

## 12 机械、封装和可订购信息

以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时,我们可能不 会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航栏。



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device    | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|---------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                     |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| LP38798SD-ADJ/NOPB  | ACTIVE        | WSON         | DNT                | 12   | 1000           | RoHS & Green    | SN                            | Level-1-260C-UNLIM | -40 to 125   | L00075B                 | Samples |
| LP38798SDE-ADJ/NOPB | ACTIVE        | WSON         | DNT                | 12   | 250            | RoHS & Green    | SN                            | Level-1-260C-UNLIM | -40 to 125   | L00075B                 | Samples |
| LP38798SDX-ADJ/NOPB | ACTIVE        | WSON         | DNT                | 12   | 4500           | RoHS & Green    | SN                            | Level-1-260C-UNLIM | -40 to 125   | L00075B                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

Texas **NSTRUMENTS** 

www.ti.com

## **TAPE AND REEL INFORMATION**





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP38798SD-ADJ/NOPB          | WSON            | DNT                | 12 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LP38798SDE-ADJ/NOPB         | WSON            | DNT                | 12 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LP38798SDX-ADJ/NOPB         | WSON            | DNT                | 12 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

21-Oct-2021



\*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP38798SD-ADJ/NOPB  | WSON         | DNT             | 12   | 1000 | 208.0       | 191.0      | 35.0        |
| LP38798SDE-ADJ/NOPB | WSON         | DNT             | 12   | 250  | 208.0       | 191.0      | 35.0        |
| LP38798SDX-ADJ/NOPB | WSON         | DNT             | 12   | 4500 | 367.0       | 367.0      | 35.0        |

## **DNT0012B**



## **PACKAGE OUTLINE**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **DNT0012B**

# **EXAMPLE BOARD LAYOUT**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



## **DNT0012B**

# **EXAMPLE STENCIL DESIGN**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司