SDAS227A - JUNE 1984 - REVISED JANUARY 1995 - 3-State I/O-Type Read-Back Inputs - Bus-Structured Pinout - Choice of True or Inverting Logic - SN74ALS666 . . . True Outputs - SN74ALS667 . . . Inverted Outputs - Preset and Clear Inputs - Package Options Include Plastic Small-Outline (DW) Packages and Standard Plastic (NT) 300-mil DIPs ### description These 8-bit D-type transparent latches are designed specifically for storing the contents of the input data bus, plus reading back the stored data onto the input data bus. In addition, they provide a 3-state buffer-type output and are easily utilized in bus-structured applications. While the latch enable (LE) is high, the Q outputs of the SN74ALS666 follow the data (D) inputs. The $\overline{Q}$ outputs of the SN74ALS667 provide the inverse of the data applied to its D inputs. The Q or $\overline{Q}$ output of both devices is in the high-impedance state if either output-enable ( $\overline{OE1}$ or $\overline{OE2}$ ) input is at a high logic level. Read back is provided through the read-back control (OERB) input. When OERB is taken low, the data present at the output of the data latches passes back onto the input data bus. When OERB is taken high, the output of the data latches is isolated from the D inputs. OERB does not affect the internal operation of the latches; however, caution should be exercised to avoid a bus conflict. The SN74ALS666 and SN74ALS667 are characterized for operation from 0°C to 70°C. # SN74ALS666 . . . DW OR NT PACKAGE (TOP VIEW) # SN74ALS667 . . . DW OR NT PACKAGE (TOP VIEW) SDAS227A - JUNE 1984 - REVISED JANUARY 1995 ### logic symbols† <sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # logic diagrams (positive logic) To Seven Other Channels SDAS227A – JUNE 1984 – REVISED JANUARY 1995 ### timing diagram $\overline{\text{CLR}} = \text{H}, \overline{\text{PRE}} = \text{H}, \overline{\text{OE1}} = \text{L}, \overline{\text{OE2}} = \text{L}.$ ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage, V <sub>CC</sub> | 7 V | |-------------------------------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> (all inputs except D inputs) | 7 V | | Voltage applied to D inputs and to disabled 3-state outputs | 5.5 V | | Operating free-air temperature range, T <sub>A</sub> : SN74ALS666, SN74ALS667 | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | | | SN74ALS666<br>SN74ALS667 | | | | |-----------------|--------------------------------|-------------------|------|--------------------------|------|----|--| | | | | MIN | NOM | MAX | | | | VCC | Supply voltage | | 4.5 | 5 | 5.5 | V | | | ٧ıH | High-level input voltage | | 2 | | | V | | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | V | | | 1 | | Q | | | -2.6 | A | | | IOH | High-level output current | D | -0.4 | | | mA | | | 1 | Low lovel output ourrest | Q | | | 24 | A | | | IOL | Low-level output current | D | | | 8 | mA | | | | | LE high | | | | | | | $t_{W}$ | Pulse duration | CLR low | 10 | | | ns | | | | | PRE low | | | | | | | | Cation time | Data before LE↓ | 10 | | | | | | t <sub>su</sub> | Setup time | Data before OERB↓ | 10 | | | ns | | | t <sub>h</sub> | Hold time, data after LE↓ | | 5 | | | ns | | | TA | Operating free-air temperature | | 0 | | 70 | °C | | <sup>†</sup> This setup time ensures the read-back circuit does not create a conflict on the input data bus. SDAS227A - JUNE 1984 - REVISED JANUARY 1995 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CON | TEST CONDITIONS | | | | | |-----------|-------------|---------------------------------------------|----------------------------|--------------------|------|------|------| | | | | | | | | | | ٧ıK | | V <sub>CC</sub> = 4.5 V, | $I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | \/ - · · | All outputs | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | | | V | | VOH | Q or Q | $V_{CC} = 4.5 V,$ | $I_{OH} = -2.6 \text{ mA}$ | 2.4 | 3.2 | | V | | | D inputs | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | | \/ a. | Dilipuis | ∨CC = 4.5 V | $I_{OL} = 8 \text{ mA}$ | | 0.35 | 0.5 | V | | VOL | 0 0 0 | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | V | | | Q or Q | ∨CC = 4.5 V | I <sub>OL</sub> = 24 mA | | 0.35 | 0.5 | | | lozh | Q or Q | $V_{CC} = 5.5 V$ , | $V_0 = 2.7 \text{ V}$ | | | 20 | μΑ | | lozL | Q or Q | $V_{CC} = 5.5 V$ , | V <sub>O</sub> = 0.4 V | | | -20 | μΑ | | 1. | D inputs | V <sub>CC</sub> = 5.5 V | V <sub>I</sub> = 5.5 V | | | 0.1 | mA | | ' | All others | vCC = 2:2 v | V <sub>I</sub> = 7 V | | | 0.1 | IIIA | | 1 | D inputs‡ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | lН | All others | vCC = 5.5 v, | V = 2.7 V | | | 20 | μΑ | | 1 | D inputs‡ | V00 - 5 5 V | \\\ - 0.4\\ | | | -0.1 | mA | | II∟ | All others | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.1 | IIIA | | IO§ | | $V_{CC} = 5.5 V$ , | V <sub>O</sub> = 2.25 V | -30 | | -112 | mA | | | | | Q outputs high | | 25 | 50 | | | | SN74ALS666 | <u>V<sub>CC</sub> =</u> 5.5 V,<br>OERB high | Q outputs low | | 40 | 73 | | | | | OEKB High | Q outputs disabled | | 30 | 55 | A | | ICC | | V 55V | Q outputs high | | 25 | 50 | mA | | | SN74ALS667 | <u>VCC =</u> 5.5 V,<br>OERB high | Q outputs low | | 45 | 79 | | | | | | Q outputs disabled | | 30 | 60 | | <sup>†</sup> All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. ‡ For I/O ports (Q<sub>A</sub> through Q<sub>H</sub>), the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. SDAS227A - JUNE 1984 - REVISED JANUARY 1995 ### switching characteristics (see Figure 1) | PARAMETER | FROM | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ $C_{L} = 50 \text{ pF},$ $T_{A} = \text{MIN to MAX}^{\dagger}$ | | | | | | |--------------------|----------|-----------------------------------------------------------------------------------------------------------|-------|------|-----|--|--| | | (INPUT) | (OUTPUT) | SN74A | UNIT | | | | | | | | MIN | MAX | | | | | t <sub>PLH</sub> | D | | 3 | 14 | ns | | | | <sup>t</sup> PHL | ט | Q | 4 | 18 | 115 | | | | t <sub>PLH</sub> | LE | | 6 | 21 | ns | | | | <sup>t</sup> PHL | LL | Q | 8 | 27 | 115 | | | | <b>+</b> | CLR | Q | 9 | 29 | ns | | | | t <sub>PHL</sub> | CLR | D | 11 | 32 | 115 | | | | t <sub>PLH</sub> | PRE | Q | 7 | 22 | ns | | | | <sup>t</sup> PHL | PRE | D | 9 | 28 | 115 | | | | t <sub>en</sub> ‡ | OERB | D | 4 | 21 | | | | | | OE1, OE2 | Q | 4 | 21 | ns | | | | t <sub>dis</sub> § | OERB | D | 1 | 14 | | | | | | OE1, OE2 | Q | 1 | 14 | ns | | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # switching characteristics (see Figure 1) | PARAMETER | FROM | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ $C_{L} = 50 \text{ pF},$ $T_{A} = \text{MIN to MAX}^{\dagger}$ | | | | | | |-----------------------------------------|-------------|------------------------------------------------------------------------------------------------------------|--------|-----|-----|--|--| | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | (INPUT) | (INPUT) (OUTPUT) | | | | | | | | | | MIN | MAX | | | | | t <sub>PLH</sub> | D | Q | 6 | 20 | ns | | | | <sup>t</sup> PHL | U | Q | 4 | 15 | ris | | | | t <sub>PLH</sub> | LE | ā | 9 | 28 | ns | | | | t <sub>PHL</sub> | LL | Q | 7 | 22 | ris | | | | 4 | <del></del> | ā | 7 | 24 | | | | | t <sub>PHL</sub> | CLR | D | D 8 26 | | ns | | | | t <sub>PLH</sub> | PRE | Q | 8 | 25 | ns | | | | t <sub>PHL</sub> | PRE | D | 9 | 28 | 115 | | | | . + | OERB | D | 4 | 21 | | | | | t <sub>en</sub> ‡ | OE1, OE2 | Q | 4 | 21 | ns | | | | 8 | OERB | D | 1 | 14 | 20 | | | | t <sub>dis</sub> § | OE1, OE2 | Q | 1 | 14 | ns | | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $t_{en} = t_{PZH} \text{ or } t_{PZL}$ $t_{dis} = t_{PHZ} \text{ or } t_{PLZ}$ $t_{en} = t_{PZH} \text{ or } t_{PZL}$ $t_{dis} = t_{PHZ} \text{ or } t_{PLZ}$ **VOLTAGE WAVEFORMS** **ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - D. When measuring propagation delay times of 3-state outputs, switch S1 is open. Figure 1. Load Circuits and Voltage Waveforms www.ti.com 14-Oct-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | SN74ALS666DW | ACTIVE | SOIC | DW | 24 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS666 | Samples | | SN74ALS667DW | ACTIVE | SOIC | DW | 24 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS667 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 14-Oct-2022 # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74ALS666DW | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | SN74ALS667DW | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | DW (R-PDSO-G24) # PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated